

#### **System Timer (STM)**

**Table 1** Register Overview - STM (ascending Offset Address) (cont'd)

| Short Name | Long Name                | Offset            | Access | Mode   | Reset                | Page<br>Number |  |
|------------|--------------------------|-------------------|--------|--------|----------------------|----------------|--|
|            |                          | Address           | Read   | Write  |                      |                |  |
| KRST0      | Kernel Reset Register 0  | 00F4 <sub>H</sub> | U,SV   | SV,E,P | Application<br>Reset | 21             |  |
| ACCEN1     | Access Enable Register 1 | 00F8 <sub>H</sub> | U,SV   | SV,SE  | Application<br>Reset | 20             |  |
| ACCEN0     | Access Enable Register 0 | 00FC <sub>H</sub> | U,SV   | SV,SE  | Application<br>Reset | 20             |  |

# 27.4.1 Clock Control Register

### **Clock Control Register**

The STM clock control register is used to switch the STM on or off and to control its input clock rate. After reset, the STM is always enabled and starts counting. The STM can be disabled by setting bit DISR to 1.

| CLC                    |
|------------------------|
| Clock Control Register |

29

13

28

12

27

11

26

10

30

14

31

15

|   |    | (0000    | ) <sub>H</sub> ) |          | Ар | plication | on Rese  | et Valu | e: 0000 | 0000 <sub>H</sub> |
|---|----|----------|------------------|----------|----|-----------|----------|---------|---------|-------------------|
|   | 25 | 24       | 23               | 22       | 21 | 20        | 19       | 18      | 17      | 16                |
| 1 |    | •        | D                | I        | I  | I         | I        |         | 1       | ı                 |
|   |    | <u>I</u> | r                | <u>I</u> | 1  | <u>I</u>  | <u>I</u> |         | İ       | 1                 |
|   | 9  | 8        | 7                | 6        | 5  | 4         | 3        | 2       | 1       | 0                 |
| 0 |    | ı        | 1                | ı        | ı  | ı         | EDIS     | 0       | DISS    | DISR              |

| Field | Bits | Туре | Description                                                                                                                                                                            |
|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DISR  | 0    | rw   | Module Disable Request Bit Used for enable/disable control of the STM module.  Note: $f_{STM}$ is generated by the CCU. $0_{\rm B}$ No disable requested $1_{\rm B}$ Disable requested |
| DISS  | 1    | r    | Module Disable Status Bit  Bit indicates the current status of the STM module.  0 <sub>B</sub> STM module is enabled  1 <sub>B</sub> STM module is disabled                            |
| EDIS  | 3    | rw   | Sleep Mode Enable Control Used for module sleep mode control.                                                                                                                          |
| 0     | 2    | rw   | Reserved Read as 0; shall be written with 0.                                                                                                                                           |
| 0     | 31:4 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                          |

# **AURIX™ TC3xx**



#### **System Timer (STM)**

## **Module Identification Register**

The STM Module Identification Register ID contains read-only information about the module version.

| ID<br>Modul | e Ident | ificatio | on Regi | ster |    |    | (000 | 8 <sub>н</sub> ) |    | Ар | plicatio | on Res | et Valu | e: 0000 | C007 <sub>H</sub> |
|-------------|---------|----------|---------|------|----|----|------|------------------|----|----|----------|--------|---------|---------|-------------------|
| 31          | 30      | 29       | 28      | 27   | 26 | 25 | 24   | 23               | 22 | 21 | 20       | 19     | 18      | 17      | 16                |
|             |         |          |         |      |    |    | MOD  | NUM              |    |    |          |        |         |         |                   |
|             | I       |          |         |      |    |    |      | r                |    |    |          |        |         |         |                   |
| 15          | 14      | 13       | 12      | 11   | 10 | 9  | 8    | 7                | 6  | 5  | 4        | 3      | 2       | 1       | 0                 |
|             |         |          | MOD     | TYPE |    |    |      |                  |    |    | МОГ      | REV    | "       |         |                   |

| Field   | Bits  | Туре | Description                                                                                                                                                              |
|---------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODREV  | 7:0   | r    | Module Revision Number  MODREV defines the module revision number. The value of a module revision starts with 01 <sub>H</sub> (first revision). Current revision is 0x7. |
| MODTYPE | 15:8  | r    | Module Type This bit field defines the module as a 32-bit module: C0 <sub>H</sub>                                                                                        |
| MODNUM  | 31:16 | r    | Module Number Value This bit field defines the module identification number for the STM: 0068 <sub>H</sub>                                                               |